

# High Performance LVDS Oscillator with Frequency Margining - I<sup>2</sup>C Control

#### **Features**

- Low jitter crystal oscillator (XO)
- Less than 1 ps typical root mean square (RMS) phase jitter
- Low-voltage differential signaling (LVDS) output
- Output frequency from 50 MHz to 690 MHz
- Frequency margining through I<sup>2</sup>C bus
- Factory-configured or field-programmable
- Integrated phase-locked loop (PLL)
- Pb-free package: 5.0 × 3.2 mm leadless chip carrier (LCC)
- Supply voltage: 3.3 V or 2.5 V
- Commercial and industrial temperature ranges

# **Functional Description**

The CY2XF23 is a high-performance and high-frequency XO. It uses a Cypress proprietary low-noise PLL to synthesize the frequency from an integrated crystal. The output frequency can be changed using the I<sup>2</sup>C bus serial interface, allowing easy frequency margin testing in applications.

The CY2XF23 is available as a factory-configured device or as a field-programmable device. Factory configured devices are configured for general use (see Standard and Application-Specific Factory Configurations) or they can be customer specific.

# **Logic Block Diagram**





# Contents

| Pinouts                                           | 3 |
|---------------------------------------------------|---|
| Pin Definitions                                   |   |
| Standard and Application-Specific                 |   |
| Factory Configurations                            | 4 |
| Functional Description                            | 4 |
| Configuration Software                            |   |
| Programming Description                           | 5 |
| Field-Programmable CY2XF23F                       | 5 |
| Factory-Configured CY2XF23                        |   |
| Programming Variables                             | 5 |
| Output Frequencies                                | 5 |
| Industrial versus Commercial Device Performance . | 5 |
| Memory Map                                        | 5 |
| Serial Interface Protocol and Timing              | 5 |
| Device Address                                    |   |
| Data Valid                                        | 6 |
| Data Frame                                        | 6 |
| Acknowledge Pulse                                 | 6 |
| Write Operations                                  |   |
| Writing Individual Bytes                          | 6 |
| Writing Multiple Rytes                            | 6 |

| Read Operations                         | o  |
|-----------------------------------------|----|
| Current Address Read                    | 6  |
| Random Read                             | 6  |
| Sequential Read                         | 6  |
| Absolute Maximum Conditions             | 8  |
| Operating Conditions                    | 8  |
| DC Electrical Characteristics           | 9  |
| AC Electrical Characteristics           | 10 |
| I2C Bus Timing Specifications           | 10 |
| Switching Waveforms                     |    |
| Termination Circuits                    | 12 |
| Ordering Information                    | 12 |
| Possible Configurations                 | 12 |
| Package Drawings and Dimensions         |    |
| Acronyms                                | 14 |
| Document Conventions                    | 14 |
| Units of Measure                        | 14 |
| Document History Page                   | 15 |
| Sales, Solutions, and Legal Information | 16 |
| Worldwide Sales and Design Support      | 16 |
| Products                                |    |
| PSoC Solutions                          | 16 |



## **Pinouts**

Figure 1. Pin Diagram – 6-pin Ceramic LCC



# **Pin Definitions**

6-pin Ceramic LCC

| Pin  | Name            | I/O Type    | Description                    |
|------|-----------------|-------------|--------------------------------|
| 1    | SDA             | I/O         | I <sup>2</sup> C serial data   |
| 2    | SCLK            | CMOS input  | I <sup>2</sup> C serial clock  |
| 4, 5 | CLK, CLK#       | LVDS output | Differential output clock      |
| 6    | $V_{DD}$        | Power       | Supply voltage: 2.5 V or 3.3 V |
| 3    | V <sub>SS</sub> | Power       | Ground                         |



# Standard and Application-Specific Factory Configurations

| Part Number    | Output Frequency     | Frequency Word | RMS Phase Jitter (F | Random) |  |  |
|----------------|----------------------|----------------|---------------------|---------|--|--|
| Fait Nullibei  | Output Frequency     | Frequency word | Offset Range        |         |  |  |
| CY2XF23LXC001T | 100.00 MHz (default) | 0              | 637 kHz to 10 MHz   | 0.52 ps |  |  |
|                | 95.00 MHz            | 1              | 637 kHz to 10 MHz   |         |  |  |
|                | 103.000007 MHz       | 2              | 637 kHz to 10 MHz   | _       |  |  |
|                | 104.999993 MHz       | 3              | 637 kHz to 10 MHz   | _       |  |  |
| CY2XF23LXI625T | 78.125 MHz           | 0              | 1.875 MHz to 20 MHz | 0.37 ps |  |  |
|                | 156.25 MHz           | 1              | 1.875 MHz to 20 MHz | 0.31 ps |  |  |
|                | 312.50 MHz           | 2              | 1.875 MHz to 20 MHz | 0.29 ps |  |  |
|                | 625.00 MHz (default) | 3              | 1.875 MHz to 20 MHz | 0.31 ps |  |  |

# **Functional Description**

The CY2XF23 is a PLL-based high-performance clock generator. It uses an internal crystal oscillator as a reference, and outputs one differential LVDS clock. It has an I<sup>2</sup>C bus serial interface<sup>[1]</sup>, which is used to change the output frequency.

The CY2XF23 comes configured for four different frequencies. At power-on, the four configurations are transparently loaded into an internal volatile memory which, in turn, controls the PLL. The user can switch between the four frequencies through the I<sup>2</sup>C bus. The user can also configure the CY2XF23 with new output frequencies by shifting new data into the internal memory.

Frequency margining is a common application for this feature. One frequency is used for the standard operating mode of the device, while additional frequencies are available for margin testing, either during product development or in-system manufacturing test.

Note that all configuration changes made using I<sup>2</sup>C are temporary and are lost when power is removed from the device. At power-on, the device returns to its original state.

The configuration for a particular frequency is stored in a 6-byte block of memory, known as a word. The CY2XF23 has four such words, labeled 'Frequency Word 0' through 'Frequency Word 3'. An additional register byte contains a 2-bit field, which selects one of the four frequency words. By writing to this select byte, the user can switch back and forth between the four programmed frequencies. The select byte can be configured to select any of the four frequency words at power-on.

When changing the output frequency, the frequency transition is not guaranteed to be smooth. There can be frequency excursions beyond the start frequency and the new frequency.

Glitches and runt pulses are possible, and time must be allowed for the PLL to re-lock.

If more than four frequencies are needed, the  $I^2C$  bus can be used to change any of the four frequency words. When writing frequency words through  $I^2C$ , users should not change the currently selected word. Instead, write one of the three unselected words before changing the select byte to select that new word.

Figure 2 shows how the frequency words are arranged and selected.

Frequency Word 0

Frequency Word 1

Frequency Word 2

Frequency Word 3

PLL

PLL

Bits [1:0]

Figure 2. Frequency Words

# **Configuration Software**

Select Byte

Register Address

10h - 15h

16h - 1Bh

1Ch - 21h

22h - 27h

Cypress provides CyClockWizard™ software that enables users to create data values for shifting into the frequency words. This software is required because the algorithm is too complicated to be described here.

The user specifies the output frequency. The software then calculates the bit stream for up to four frequency words, as outlined by the register addresses for each word seen in Figure 2.

#### Note

Document Number: 001-53145 Rev. \*E Page 4 of 16

The serial interface is I<sup>2</sup>C Bus compliant, with the following exceptions: SDA input leakage current, SDA input capacitance, SDA and SCLK are clamped to V<sub>DD</sub>, setup time, and output hold time.



# **Programming Description**

The CY2XF23 is a programmable device. Before being used in an application, it must be programmed with the output frequencies and other variables described in Programming Variables on page 5. Two different device types are available, each with its own programming flow. They are described in the following sections.

## Field-Programmable CY2XF23F

Field programmable devices are shipped unprogrammed and must be programmed before being installed on a printed circuit board (PCB). Customers use CyClockWizard™ software to specify the device configuration and generate a joint electron devices engineering council (JEDEC - extension .jed) programming file. Programming of samples and prototype quantities is available using the CyClockWizard software along with a CY3675-CLKMAKER1 CyClockMaker Clock Programmer Kit with a CY3675-LCC6A socket adapter. Cypress's value added distribution partners also provide programming services. Field programmable devices are designated with an 'F' in the part number. They are intended for quick prototyping and inventory reduction. The software and programmer kit hardware can be downloaded from www.cypress.com by clicking the hyperlinks above.

### **Factory-Configured CY2XF23**

For ready-to-use devices, the CY2XF23 is available with no field programming required. Pre-configured devices (see Standard and Application-Specific Factory Configurations) are available for samples or orders, or a request for a custom configuration can be made. All requests are submitted to the local Cypress Field Application Engineer (FAE) or sales representative. After the request is processed, the user receives a new part number, samples, and datasheet with the programmed values. This part number is used for additional sample requests and production orders. The CY2XF23 is one-time programmable (OTP).

# **Programming Variables**

#### Output Frequencies

The CY2XF23 is programmed with up to four independent output frequencies, which are then selected using the I<sup>2</sup>C interface. The device can synthesize frequencies to a resolution of 1 part per million (ppm), but the actual accuracy of the output frequency is limited by the accuracy of the integrated reference crystal.

The CY2XF23 has an output frequency range of 50 MHz to 690 MHz, but the range is not continuous. The CY2XF23 cannot generate frequencies in the ranges of 521 MHz to 529 MHz and 596 MHz to 617 MHz.

#### Industrial versus Commercial Device Performance

Industrial and commercial devices have different internal crystals. They have a potentially significant impact on performance levels for applications requiring the lowest possible phase noise. CyClockWIzard software allows the user to select between and view the expected performance of both options.

**Table 1. Device Programming Variables** 

| Variable                                     |
|----------------------------------------------|
| Output frequency 0                           |
| Output frequency 1                           |
| Output frequency 2                           |
| Output frequency 3                           |
| Temperature range (commercial or industrial) |

# **Memory Map**

Five fields can be written via the I<sup>2</sup>C bus. Four frequency words define the output frequency. As shown in Table 2, each of these words is a 6-byte field. When writing to a frequency word, all six bytes should be written. They may be written either as individual byte writes, or as a block write. The currently selected frequency word should not be written to. All four words are symmetrical, meaning that a 6-byte value that is valid for one word is also valid for any of the other words, and produces the same frequency.

The fifth field is the select byte, located at byte address 40h. The value written into the two least significant bits determines the active frequency word. The other bits of the byte are reserved and must be written with the values indicated in the table. Users should never write to any address other than the 25 bytes described here.

**Table 2. Frequency Words** 

|   | Frequency<br>Word | Byte Addresses<br>(hex) | Word Select<br>(Select Byte 40h) |
|---|-------------------|-------------------------|----------------------------------|
| ĺ | 0                 | 10h to 15h              | 00                               |
| ĺ | 1                 | 16h to 1Bh              | 01                               |
| ĺ | 2                 | 1Ch to 21h              | 10                               |
| ĺ | 3                 | 22h to 27h              | 11                               |

Table 3. Register 40h: Select Byte

| Bits | Default Value (binary) | Name        | Description                                                                                                                                                 |
|------|------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:2  | 000000                 | Reserved    | Reserved. Always write this value.                                                                                                                          |
| 1:0  | User-defined           | Word select | Selects the Frequency<br>Word to determine the<br>output frequency. 00<br>selects Word 0; 01<br>selects Word 1; 10<br>selects Word 2; 11<br>selects Word 3. |

## **Serial Interface Protocol and Timing**

The CY2XF23 uses pins SDA and SCLK for an I<sup>2</sup>C bus that operates up to 100 kbits/sec in read or write mode. The CY2XF23 is always a slave on this bus, meaning that it never initiates a bus transaction. The basic write protocol is as follows:

Start Bit; 7-bit Device Address (DA); R\overline{W} Bit; Slave Clock Acknowledge (ACK); 8-bit Memory Address (MA); ACK; 8-bit Data; ACK; 8-bit Data in MA+1 if desired; ACK; 8-bit Data in MA+2; ACK; and so on, until STOP Bit. The basic serial format is illustrated in Figure 4 on page 7.

Document Number: 001-53145 Rev. \*E Page 5 of 16



#### **Device Address**

The device address is a 7-bit value. The default serial interface address is 69H.

#### **Data Valid**

Data is valid when the clock is HIGH, and may only be transitioned when the clock is LOW as illustrated in Figure 5 on page 7.

#### **Data Frame**

Every new data frame is indicated by a start and stop sequence, as illustrated in Figure 6 on page 7.

START Sequence - Start frame is indicated by SDA going LOW when SCLK is HIGH. Every time a start signal is given, the next 8-bit data must be the device address (seven bits) and a R/W bit, followed by register address (eight bits) and register data (eight bits).

STOP Sequence - Stop frame is indicated by SDA going HIGH when SCLK is HIGH. A stop frame frees the bus for writing to another part on the same bus or writing to another random register address.

## **Acknowledge Pulse**

During write mode, the CY2XF23 responds with an Acknowledge (ACK) pulse after every eight bits. This is accomplished by pulling the SDA line LOW during the N\*9<sup>th</sup> clock cycle as illustrated in Figure 7 on page 8. (N = the number of bytes transmitted). After the data packet is sent during read mode, the master generates the acknowledge.

# Write Operations

#### Writing Individual Bytes

A valid write operation must have a full 8-bit register address after the device address word from the master, which is followed by an acknowledge bit from the slave (SDA = 0/LOW). The next eight bits must contain the data word intended for storage. After the data word is received, the slave responds with another acknowledge bit (SDA = 0/LOW), and the master must end the write sequence with a STOP condition.

#### **Writing Multiple Bytes**

To write more than one byte at a time, the master does not end the write sequence with a stop condition. Instead, the master can send multiple contiguous bytes of data to be stored. After each byte, the slave responds with an acknowledge bit, just like after the first byte, and accepts data until the acknowledge bit is

responded to by the STOP condition. When receiving multiple bytes, the CY2XF23 internally increments the register address.

# **Read Operations**

Read operations are initiated the same way as write operations except that the R/W bit of the slave address is set to '1' (HIGH). There are three basic read operations: current address read, random read, and sequential read.

#### **Current Address Read**

The CY2XF23 has an onboard address counter that retains 1 more than the address of the last word access. If the last word written or read was word 'n', then a current address read operation would return the value stored in location 'n+1'. When the CY2XF23 receives the slave address with the R/W bit set to a '1', the CY2XF23 issues an acknowledge and transmits the 8-bit word. The master device does not acknowledge the transfer, but does generate a STOP condition, which causes the CY2XF23 to stop transmission.

#### Random Read

Through random read operations, the master may access any memory location. To perform this type of read operation, first the word address must be set. This is accomplished by sending the address to the CY2XF23 as part of a write operation. After the word address is sent, the master generates a START condition following the acknowledge. This terminates the write operation before any data is stored in the address, but not before the internal address pointer is set. Next the master reissues the control byte with the R/W byte set to '1'. The CY2XF23 then issues an acknowledge and transmits the 8-bit word. The master device does not acknowledge the transfer, but does generate a STOP condition which causes the CY2XF23 to stop transmission.

#### Sequential Read

Sequential read operations follow the same process as random reads except that the master issues an acknowledge instead of a STOP condition after transmission of the first 8-bit data word. This action results in an incrementing of the internal address pointer, and subsequently output of the next 8-bit data word. By continuing to issue acknowledges instead of STOP conditions, the master may serially read the entire contents of the slave device memory. When the internal address pointer points to the FFh register, after the next increment, the pointer will point to the 00h register.



Figure 3. Data Transfer Sequence on the Serial Bus

Document Number: 001-53145 Rev. \*E Page 6 of 16

Stop Signal



Start Signal

1 Bit Slave Slave Slave Slave Slave Slave SDA Write Slave ACK Slave  $R/\overline{W} = 0$ ACK ACK ACK ACK ACK ACK ACK Multiple 7-bit 8-bit 8-bit 8-bit 8-bit 8-bit 8-bit Contiguous Device Register Register Register Data Register Register Register Registers Address Data Data Address Data Data (XXH) (XXH) (XXH+1) (FFH) (XXH+2) (00H)Stop Signal Start Signal 1 Bit 1 Bit 1 Bit 1 Bit Slave Slave ACK SDA Read Master  $R/\overline{W} = 1$ ACK ACK Current 7-bit 8-bit Device Register Data **Address** Address Read Start Signal Stop Signal 1 Bit Master 1 Bit Slave ACK SDA Read 1 Bit Slave Master Master Master Master Master  $R/\overline{W} = 0$ ACK ACK ACK ACK ACK ACK ACK Multiple 7-bit 8-bit 7-bit 8-bit 8-bit 8-bit 8-bit Contiguous Register Address Register Data Register Data Device Device Register Register Registers Address Address Data Data (XXH) +R/W=1 (XXH) (FFH) (00H) (XXH+1)

Figure 4. Data Frame Architecture

Figure 5. Data Valid and Data Transition Periods

Repeated Start bit



Figure 6. Start and Stop Frame

SDA

Transition
to next Bit
START

SCLK







# **Absolute Maximum Conditions**

| Parameter           | Description                                                     | Condition                   | Min         | Max                   | Unit |
|---------------------|-----------------------------------------------------------------|-----------------------------|-------------|-----------------------|------|
| $V_{DD}$            | Supply voltage                                                  |                             | -0.5        | 4.4                   | V    |
| V <sub>IN</sub> [2] | Input voltage, DC                                               | Relative to V <sub>SS</sub> | -0.5        | V <sub>DD</sub> + 0.5 | V    |
| T <sub>S</sub>      | Temperature, storage                                            | Non Operating               | <b>-</b> 55 | 135                   | °C   |
| T <sub>J</sub>      | Temperature, junction                                           |                             | -40         | 135                   | °C   |
| ESD <sub>HBM</sub>  | Electrostatic discharge (ESD) protection human body model (HBM) | JEDEC Std 22-A114-B         | 2000        | _                     | V    |
| $\Theta_{JA}^{[3]}$ | Thermal resistance, junction to ambient                         | 0 m/s airflow               |             | 64                    | °C/W |

# **Operating Conditions**

| Parameter      | Description                                                                                    | Min             | Тур | Max   | Unit |
|----------------|------------------------------------------------------------------------------------------------|-----------------|-----|-------|------|
| $V_{DD}$       | 3.3-V supply voltage range                                                                     | 3.135           | 3.3 | 3.465 | V    |
|                | 2.5-V supply voltage range                                                                     | 2.375           | 2.5 | 2.625 | V    |
|                | Power-up time for $V_{\text{DD}}$ to reach minimum specified voltage (power ramp is monotonic) | 0.05            | -   | 500   | ms   |
| T <sub>A</sub> | Ambient temperature (commercial)                                                               | 0               | -   | 70    | °C   |
|                | Ambient temperature (industrial)                                                               | <del>-4</del> 0 | _   | 85    | °C   |

#### Notes

Document Number: 001-53145 Rev. \*E Page 8 of 16

The voltage on any input or I/O pin cannot exceed the power pin during power up.

Simulated. The board is derived from the JEDEC multilayer standard. It measures 76 × 114 × 1.6 mm and has 4-layers of copper (2/1/1/2 oz.). The internal layers are 100% copper planes, while the top and bottom layers have 50% metalization. No vias are included in the model.



# **DC Electrical Characteristics**

| Parameter                       | Description                                                   | Condition                                                                                               | Min                   | Тур | Max                   | Unit |
|---------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| I <sub>DD</sub> <sup>[4]</sup>  | Operating supply current                                      | V <sub>DD</sub> = 3.465 V, CLK = 150 MHz, output terminated                                             | _                     | _   | 120                   | mA   |
|                                 |                                                               | V <sub>DD</sub> = 2.625 V, CLK = 150 MHz, output terminated                                             | -                     | _   | 115                   | mA   |
| V <sub>OD</sub>                 | LVDS differential output voltage                              | V <sub>DD</sub> = 3.3 V or 2.5 V, defined in Figure 8 on page 11 as terminated in Figure 13 on page 12. | 247                   | -   | 454                   | mV   |
| ΔV <sub>OD</sub>                | Change in V <sub>OD</sub> between complementary output states | V <sub>DD</sub> = 3.3 V or 2.5 V, defined in Figure 8 on page 11 as terminated in Figure 13 on page 12. | -                     | -   | 50                    | mV   |
| V <sub>OS</sub>                 | LVDS offset output voltage                                    | V <sub>DD</sub> = 3.3 V or 2.5 V, defined in Figure 9 on page 11 as terminated in Figure 13 on page 12. | 1.125                 | _   | 1.375                 | V    |
| ΔV <sub>OS</sub>                | Change in V <sub>OS</sub> between complementary output states | $V_{DD}$ = 3.3 V or 2.5 V, $R_{TERM}$ = 100 $\Omega$ between CLK and CLK#                               | -                     | _   | 50                    | mV   |
| V <sub>OLS</sub>                | Output low voltage (SDA)                                      | I <sub>OL</sub> = 4 mA                                                                                  | _                     | _   | 0.1 × V <sub>DD</sub> | V    |
| V <sub>IH</sub>                 | Input high voltage                                            |                                                                                                         | 0.7 × V <sub>DD</sub> | _   | _                     | V    |
| V <sub>IL</sub>                 | Input low voltage                                             |                                                                                                         | -                     | _   | 0.3 × V <sub>DD</sub> | V    |
| I <sub>IHO</sub>                | Input high current (SDA)                                      | Input = V <sub>DD</sub>                                                                                 | -                     | _   | 115                   | μΑ   |
| I <sub>IH1</sub>                | Input high current (SCLK)                                     | Input = V <sub>DD</sub>                                                                                 | -                     | _   | 10                    | μΑ   |
| I <sub>ILO</sub>                | Input low current (SDA)                                       | Input = V <sub>SS</sub>                                                                                 | -50                   | _   | _                     | μΑ   |
| I <sub>IL1</sub>                | Input low current (SCLK)                                      | Input = V <sub>SS</sub>                                                                                 | -20                   | _   | _                     | μΑ   |
| C <sub>IN0</sub> <sup>[5]</sup> | Input capacitance (SDA)                                       |                                                                                                         | _                     | 15  | _                     | pF   |
| C <sub>IN1</sub> <sup>[5]</sup> | Input capacitance (SCLK)                                      |                                                                                                         | _                     | 4   | _                     | pF   |

## Notes

<sup>4.</sup> I<sub>DD</sub> includes ~4 mA of current that is dissipated externally in the output termination resistors.
5. Not 100% tested, guaranteed by design and characterization.



## **AC Electrical Characteristics**<sup>[6]</sup>

| Parameter                       | Description                                            | Condition                                                                                                                        | Min | Тур     | Max | Unit |
|---------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----|---------|-----|------|
| F <sub>OUT</sub>                | Output frequency <sup>[7]</sup>                        |                                                                                                                                  | 50  | -       | 690 | MHz  |
| FSC                             | Frequency stability, commercial devices <sup>[8]</sup> | $V_{DD}$ = min to max, $T_A$ = 0 °C to 70 °C                                                                                     | -   | -       | ±35 | ppm  |
| FSI                             | Frequency stability, industrial devices <sup>[8]</sup> | $V_{DD}$ = min to max, $T_A$ = -40 °C to 85 °C                                                                                   | _   | -       | ±55 | ppm  |
| AG                              | Aging, 10 years                                        |                                                                                                                                  | -   | _       | ±15 | ppm  |
| T <sub>DC</sub>                 | Output duty cycle                                      | F ≤ 450 MHz, measured at zero crossing                                                                                           | 45  | 50      | 55  | %    |
|                                 |                                                        | F > 450 MHz, measured at zero crossing                                                                                           | 40  | 50      | 60  | %    |
| T <sub>R</sub> , T <sub>F</sub> | Output rise and fall time                              | 20% and 80% of full output swing                                                                                                 | -   | 0.35    | 1.0 | ns   |
| T <sub>LOCK</sub>               | Startup time                                           | Time for CLK to reach valid frequency measured from the time when $V_{DD} = V_{DD}(min.)$                                        | -   | _       | 5   | ms   |
| T <sub>LSER</sub>               | Relock time                                            | Time for CLK to reach valid frequency from serial bus change to select bits in register 40h, measured from I <sup>2</sup> C STOP | -   | _       | 1   | ms   |
| T <sub>Jitter(\phi)</sub>       | RMS phase jitter (random)                              | F <sub>OUT</sub> = 106.25 MHz (12 kHz to 20 MHz)                                                                                 | _   | 1       | _   | ps   |
|                                 |                                                        | Pre-defined factory configurations <sup>[9]</sup>                                                                                | S   | ee Note | 9   | ps   |

# I<sup>2</sup>C Bus Timing Specifications<sup>[6]</sup>

| Parameter           | Description                                            | Min  | Max | Unit |
|---------------------|--------------------------------------------------------|------|-----|------|
| f <sub>SCLK</sub>   | SCLK frequency                                         | _    | 100 | kHz  |
| t <sub>HD:STA</sub> | Start mode time from SDA LOW to SCLK LOW               | 4    | _   | μS   |
| t <sub>LOW</sub>    | SCLK LOW period                                        | 4.7  | _   | μS   |
| t <sub>HIGH</sub>   | SCLK HIGH period                                       | 4    | _   | μS   |
| t <sub>SU:DAT</sub> | Input data setup (SDA transition to SCLK rising edge)  | 1000 | _   | ns   |
| t <sub>HD:DAT</sub> | Input data hold (SCLK falling edge to SDA transition)  | 0    | _   | ns   |
| t <sub>HD:DO</sub>  | Output data hold (SCLK falling edge to SDA transition) | 200  | _   | ns   |
| t <sub>SR</sub>     | Rise time of SCLK and SDA                              | _    | 300 | ns   |
| t <sub>SF</sub>     | Fall time of SCLK and SDA                              | _    | 300 | ns   |
| t <sub>SU:STO</sub> | Stop mode time from SCLK HIGH to SDA HIGH              | 4    | _   | μS   |
| t <sub>BUF</sub>    | Stop mode to start mode                                | 4.7  | _   | μS   |

- Not 100% tested, guaranteed by design and characterization.
   This parameter is specified in CyClockWizard software.
   Frequency stability is the maximum variation in frequency from F<sub>0</sub>. It includes initial accuracy, plus variation from temperature and supply voltage.
   Typical phase noise specs for factory programmed devices are listed in the Standard and Application-Specific Factory Configurations table on page 2.

Document Number: 001-53145 Rev. \*E

[+] Feedback

Page 10 of 16



# **Switching Waveforms**

Figure 8. Output Voltage Swing



Figure 9. Output Offset Voltage



Figure 10. Duty Cycle Timing



Figure 11. Output Rise and Fall Time



Figure 12. RMS Phase Jitter



Document Number: 001-53145 Rev. \*E



## **Termination Circuits**

Figure 13. LVDS Termination



# **Ordering Information**

| Part Number                    | Configuration      | Package Description                                          | Product Flow                |
|--------------------------------|--------------------|--------------------------------------------------------------|-----------------------------|
| Pb-free                        |                    |                                                              | <u> </u>                    |
| CY2XF23FLXCT                   | Field-programmable | 6-pin ceramic LCC surface mount device (SMD) - tape and reel | Commercial, 0 °C to 70 °C   |
| CY2XF23FLXIT                   | Field-programmable | 6-pin ceramic LCC SMD - tape and reel                        | Industrial, –40 °C to 85 °C |
| CY2XF23LXC001T <sup>[10]</sup> | Factory-configured | 6-pin ceramic LCC SMD - tape and reel                        | Commercial, 0 °C to 70 °C   |
| CY2XF23LXI625T <sup>[10]</sup> | Factory-configured | 6-pin ceramic LCC SMD - tape and reel                        | Industrial, –40 °C to 85 °C |

Some product offerings are factory-programmed customer-specific devices with customized part numbers. The Possible Configurations table shows the available device types, but not complete part numbers. Contact your local Cypress FAE or sales representative for more information.

## **Possible Configurations**

| Part Number <sup>[11]</sup> | Configuration      | Package Description                   | Product Flow                |
|-----------------------------|--------------------|---------------------------------------|-----------------------------|
| Pb-free                     |                    |                                       |                             |
| CY2XF23LXCxxxT              | Factory-configured | 6-pin ceramic LCC SMD - tape and reel | Commercial, 0 °C to 70 °C   |
| CY2XF23LXIxxxT              | Factory-configured | 6-pin ceramic LCC SMD - tape and reel | Industrial, –40 °C to 85 °C |

## **Ordering Code Definitions**



#### Notes

10. Device configuration details are described in the Standard and Application-Specific Factory Configurations table on page 2.

11. "xxxx" indicates factory programmed parts based on customer specific configuration. For more details, contact your local Cypress FAE or Sales Representative.

Document Number: 001-53145 Rev. \*E Page 12 of 16



# **Package Drawings and Dimensions**

Figure 14. 6-pin 3.2 × 5.0 mm Ceramic LCC LZ06A







Dimensions in mm General Tolerance: ± 0.15MM Kyocera dwg ref KD-VA6432-A Package Weight ~ 0.12 grams

001-10044 \*A



# Acronyms

| Acronym | Description                                |  |
|---------|--------------------------------------------|--|
| CMOS    | complementary metal oxide semiconductor    |  |
| ESD     | electrostatic discharge                    |  |
| FAE     | field application engineer                 |  |
| HBM     | human body model                           |  |
| I/O     | input/output                               |  |
| JEDEC   | joint electron devices engineering council |  |
| LCC     | leadless chip carrier                      |  |
| LVDS    | Low-voltage differential signaling         |  |
| PCB     | printed circuit board                      |  |
| PLL     | phase-locked loop                          |  |
| RMS     | root mean square                           |  |
| XO      | crystal oscillator                         |  |

# **Document Conventions**

# **Units of Measure**

| Symbol | Unit of Measure   |  |  |
|--------|-------------------|--|--|
| °C     | degree Celsius    |  |  |
| μs     | micro seconds     |  |  |
| μΑ     | micro Amperes     |  |  |
| mA     | milli Amperes     |  |  |
| mm     | milli meter       |  |  |
| ms     | milli seconds     |  |  |
| mV     | milli Volts       |  |  |
| kHz    | kilo Hertz        |  |  |
| MHz    | Mega Hertz        |  |  |
| ns     | nano seconds      |  |  |
| pF     | pico Farad        |  |  |
| ps     | pico seconds      |  |  |
| ppm    | parts per million |  |  |
| V      | Volts             |  |  |
| W      | Watts             |  |  |
| %      | percent           |  |  |
| Ω      | ohms              |  |  |



# **Document History Page**

| REV. | ECN NO. | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 2704379 | KVM/PYRS           | 05/11/2009         | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *A   | 2718898 | WWZ                | 06/15/09           | Minor ECN to post data sheet to external web                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *B   | 2764787 | KVM                | 09/18/09           | Change $V_{OD}$ limits from 250/450 mV to 247/454 mV Add max limit for $T_R$ , $T_F$ : 1.0 ns Change $T_{LOCK}$ max from 10 ms to 5 ms Change $T_{LSER}$ max from 10 ms to 1 ms                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *C   | 2898585 | KVM                | 03/24/2010         | Updated Ordering Information<br>Added Possible COnfigurations<br>Updated Package Dlagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *D   | 2973338 | CXQ                | 07/08/2010         | Added Standard and Application-Specific Factory Configurations table on page 2.  Added phase jitter specs for pre-defined configurations into the AC Electric Specifications table (note 8 refers users to the new table on page 2 for typic specs).  Added CY2XF23LXI001T and CY2XF23LXI625T devices to the Ordering Information table and added note 9 to reference the configuration descriptior for each new device.  Changed all references to CyberClocksOnline software to CyClockWizard Removed section on phase noise vs jitter SW optimization.  Changed description of Word Select feature from default Word 0 to user-defined. |
| *E   | 3223673 | BASH               | 04/14/2011         | Changed status from Preliminary to Final. Added Units of Measure. Updated in new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

[+] Feedback

Page 15 of 16



# Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

#### **Products**

Automotive
Clocks & Buffers
Interface

Lighting & Power Control

Memory
Optical & Image Sensing
PSoC
Touch Sensing
USB Controllers

Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface

cypress.com/go/powerpsoc

cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless **PSoC Solutions** 

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2009-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-53145 Rev. \*E Revised April 14, 2011 Page 16 of 16

CyberClocks is a trademark of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders.